# PS2 Mouse Interface Using FPGA

Submitted By:

Parth Mehta 200801209



# Index

| 1  | General Description     | 2  |
|----|-------------------------|----|
| 2  | Physical Interface      | 2  |
| 3  | Electrical Interface    | 2  |
| 4  | Modes of Operation      | 3  |
| 5  | Communication via PS2   | 5  |
| 6  | Project Description     | 8  |
| 7  | RTL Diagram             | 8  |
| 8  | Verilog HDL Code        |    |
| 9  | HDL synthesis Report    | 14 |
| 10 | Timing Report           | 18 |
| 11 | Map Report              | 26 |
| 12 | Results of working code | 29 |

## 1. General Description

There are many types of pointing devices available for the modern PC including mice, trackballs, touchpads, electronic whiteboards, etc. Virtually all of these devices communicate on one of two interfaces: Universal Serial Bus (USB) or the PS/2 mouse interface. Older pointing device interfaces include the Apple Desktop Bus (ADB), RS-232 serial port, and the bus mouse interface. These are obsolete and are not covered in this article.

The PS/2 mouse interface originally appeared in IBM's "Personal System/2" computers in the late 80's and it remains a widely-supported interface. The PS/2 mouse interface utilizes a bidirectional serial protocol to transmit movement and button-state. The controller, in turn, may send a number of commands to the mouse to set the report rate, resolution, reset the mouse, disable the mouse, etc. The host provides the mouse with a 5V ~100 mA power supply.

## 2. Physical Interface

The physical PS/2 port is one of two styles of connectors: The 5-pin DIN or the 6-pin mini-DIN. Both connectors are completely (electrically) similar; the only practical difference between the two is the arrangement of pins. The DIN standard was created by the German Standardization Organization (Deutsches Institut fuer Norm).

The shown below: pinouts for each connector are 6-pin Mini-DIN (PS/2): Male Female 1 Data 2 Not **Implemented** 3 Ground 4 Vcc (+5V)5 Clock (Plug) (Socket)

6 - Not Implemented

## 3. The Electrical Interface

Vcc/Ground provide power to the mouse. The mouse should not draw more than 275 mA from the host and care must be taken to avoid transient surges.

 $\frac{\text{Power}}{\text{Vcc}} = +4.5\text{V} \qquad \text{to} \qquad +5.5\text{V}.$  Max Current = 275 mA.

## 4. Modes of Operation

Data reporting is handled according to the mode in which the mouse is operating. There are four modes of operation:

- Reset The initial mode, in which the mouse performs initialization and self-diagnostics.
- Stream The default operating mode, in which the mouse issues movement data packets when movement occurs or button state changes.
- Remote The host must poll for movement data packets.
- Wrap A purely diagnostic mode where the mouse echoes every received packet back to the host.

#### 4.1 Reset Mode

The mouse enters reset mode at power-on or in response to the "Reset" (0xFF) command. Upon entering this mode, the mouse performs a diagnostic self-test called *BAT* (Basic Assurance Test) and sets the following default values:

- Sample Rate = 100 samples/sec
- Resolution = 4 counts/mm

The mouse then sends a BAT completion code of either 0xAA (BAT successful) or 0xFC (Error). The host's response to a completion code other than 0xAA is undefined.

Following the BAT completion code (0xAA or 0xFC), the mouse sends its device ID of 0x00. This distinguishes it from a keyboard or nonstandard mouse. The host should not transmit any data until it receives a device ID.

Once the mouse has sent its device ID to the host, it enters stream mode.

#### 4.2 Stream Mode

In stream mode the mouse sends movement data when it detects movement or a change in state of one or more mouse buttons. The maximum rate at which this data may be reported is known as the *sample rate*. This parameter ranges from 10-200 samples/sec, with a default value of 100 samples/sec. The host may set this value using the "Set Sample Rate" (0xF3) command.

The mouse will not actually issue any movement data packets until it receives the "Enable Data Reporting" (0xF4) command. The mouse acknowledges the reception of 0XF4 with 0xFA command.

Stream mode is the default operating mode, and is otherwise set using the "Set Stream Mode" (0xEA) command.

#### 4.3 Remote Mode

In remote mode the mouse reads its inputs and updates its counters/flags at the current sample rate, but it does not automatically issue data packets when movement has occured. Instead, the host polls the mouse using the "Read Data" (0xEB) command. Upon receiving this command the mouse will issue a single movement data packet and reset its movement counters.

The mouse enters remote mode upon receiving the "Set Remote Mode" (0xF0) command.

## 4.4 Wrap Mode

This is an "echoing" mode in which every byte received by the mouse is sent back to the host. Even if the byte represents a valid command, the mouse will not respond to that command--it will only echo that byte back to the host. There are two exceptions to this: the "Reset" (0xFF) and "Reset Wrap Mode" (0xEC) commands. The mouse treats these as valid commands and does not echo them back to the host.

In any mode, the datapacket sent by the mouse consists of three words and each word is 11 bits long. LSB of each word is a 'Start bit - 0'. Data follows the start bit. Data is followed by a 'Parity Bit' and then the 'Stop bit - 1'. The data of the three words is like:

|        | Bit 7      | Bit 6      | Bit 5      | Bit 4      | Bit 3    | Bit 2      | Bit 1     | Bit 0    |  |  |
|--------|------------|------------|------------|------------|----------|------------|-----------|----------|--|--|
| Byte 1 | Y overflow | X overflow | Y sign bit | X sign bit | Always 1 | Middle Btn | Right Btn | Left Btn |  |  |
| Byte 2 | X movement |            |            |            |          |            |           |          |  |  |
| Byte 3 | Y movement |            |            |            |          |            |           |          |  |  |

## 5. Communication via PS2

#### **5.1 General Description**

The PS/2 mouse implement a bidirectional synchronous serial protocol. The bus is "idle" when both lines are high (open-collector). This is the only state where the mouse is allowed begin transmitting data. The host has ultimate control over the bus and may inhibit communication at any time by pulling the Clock line low.

The device always generates the clock signal. If the host wants to send data, it must first inhibit communication from the device by pulling Clock low. The host then pulls Data low and releases Clock. This is the "Request-to-Send" state and signals the device to start generating clock pulses.

| Summary:  |          |             |              |          | Bus  | States |         |            |
|-----------|----------|-------------|--------------|----------|------|--------|---------|------------|
| Data      | =        | high        | , Cl         | ock      | =    | high:  | Idle    | state.     |
| Data      | =        | high,       | Clock        | =        | low: | Commun | ication | Inhibited. |
| Data = lo | ow, Cloc | k = high: H | lost Request | -to-Send |      |        |         |            |

All data is transmitted one byte at a time and each byte is sent in a frame consisting of 11 bits. These bits are:

- 1 start bit. This is always 0.
- 8 data bits, least significant bit first.
- 1 parity bit (odd parity).
- 1 stop bit. This is always 1.

The parity bit is set if there is an even number of 1's in the data bits and reset (0) if there is an odd number of 1's in the data bits. The number of 1's in the data bits plus the parity bit always add up to an odd number (odd parity.) This is used for error detection.

Data sent from the device to the host is read on the *falling* edge of the clock signal; data sent from the host to the device is read on the *rising* edge. The clock frequency must be in the range 10 - 16.7 kHz.

#### **5.2 Device-to-Host Communication**

When the keyboard or mouse wants to send information, it first checks the Clock line to make sure it's at a high logic level. If it's not, the host is inhibiting communication and the device must buffer any to-be-sent data until the host releases Clock. The Clock line must be continuously high for at least 50 microseconds before the device can begin to transmit its data.

As mentioned in the previous section, the keyboard and mouse use a serial protocol with 11-bit frames. These bits are:

- 1 start bit. This is always 0.
- 8 data bits, least significant bit first.
- 1 parity bit (odd parity).
- 1 stop bit. This is always 1.

The keyboard/mouse writes a bit on the Data line when Clock is high, and it is read by the host when Clock is low. Figures 2 and 3 illustrate this.



Figure 1: Device-to-host communication. The Data line changes state when Clock is high and that data is valid when Clock is low.

The clock frequency is 10-16.7 kHz.

The host may inhibit communication at any time by pulling the Clock line low for at least 100 microseconds. If a transmission is inhibited before the 11th clock pulse, the device must abort the current transmission and prepare to retransmit the current "chunk" of data when host releases Clock. A "chunk" of data could be a make code, break code, device ID, mouse movement packet, etc. If the host pulls clock low before the first high-to-low clock transition, or after the falling edge of the last clock pulse, the keyboard/mouse does not need to retransmit any data. However, if new data is created that needs to be transmitted, it will have to be buffered until the host releases Clock. Mice only store the most current movement packet for transmission.

#### **5.3 Host-to-Device Communication**

The packet is sent a little differently in host-to-device communication.

First of all, the PS/2 device always generates the clock signal. If the host wants to send data, it must first put the Clock and Data lines in a "Request-to-send" state as follows:

- Inhibit communication by pulling Clock low for at least 100 microseconds.
- Apply "Request-to-send" by pulling Data low, then release Clock.

The device should check for this state at intervals not to exceed 10 milliseconds. When the device detects this state, it will begin generating Clock signals and clock in eight data bits and one stop bit. The host changes the Data line only when the Clock line is low, and data is read by the device when Clock is high.

After the stop bit is received, the device will acknowledge the received byte by bringing the Data line low and generating one last clock pulse. If the host does not release the Data line after the 11th clock pulse, the device will continue to generate clock pulses until the Data line is released.

The host may abort transmission at time before the 11th clock pulse (acknowledge bit) by holding Clock low for at least 100 microseconds.



Figure 2 : Detailed host-to-device communication.

## 6. Project Description

We have implemented a PS2 mouse interface using FPGA on the Spartan 3E kit.

We have used the PS2 mouse in the stream mode. Initially the FPGA resets the mouse by pulling the 'ps2c' clock low for 100us and then gives control of ps2c to the mouse and also pulls the data line 'ps2d' low. The mouse thus starts generating the clock and the FPGA sends 0xF4 command serially to reset the mouse, on the negedge of ps2c.

After resetting the mouse, the FPGA gives the control of the data line to the mouse and the mouse enters the default mode i.e. stream mode. Then as the mouse moves, the FPGA decodes the signals from the mouse.

## 7. RTL Diagram





# 8. Verilog HDL Code

```
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module ps2m(input clk,input reset, inout ps2c, inout ps2d,
                   output dummyc, output dummyd, output reg x,output reg y);
      reg [12:0]counter = 0;
      reg flag = 0;
      reg psd = 0;
      reg selc = 0;
      reg seld = 1'b0;
      reg [8:0] dataout = 9'b011110100; // parity is put as one.
      reg negold = 0, negnew = 0;
      reg [3:0] dcount = 4'b0000;
```

```
reg [5:0] bcount=6'b000000;
       reg initialised = 1'b0;
       reg [32:0] data_in;
       reg [5:0] init_count = 6'b000000;
       always@(posedge clk)
       begin
              negnew <= ps2c;
                                            // for detecting -ve edge
              negold <= negnew;</pre>
              counter = counter + 1;
              if((flag == 1) && (counter == 13'b1001110001000))
              begin
                      flag = 0;
                                            //give clk control to mouse
                      selc = 0;
                      seld = 1'b1; // this makes the ps2d as zero and after this we start to tx
the word
              end
              if(reset == 1'b1)// one or zero
              begin
                      flag = 1;
```

```
selc = 1;
              counter = 0;
              psd = 0;
       end
       if((selc == 0) && (negold == 1) && (negnew == 0))
       begin
              if(dcount < 9)
              begin
                     psd = dataout[dcount];
              end
              else
              begin
                                    //give data control to mouse
                     seld = 0;
              end
              dcount = dcount +
                                    1;
       end
end // end always
```

```
//
       initiall y give control to moise. then make seld1 for fpga
// when psd is 0 give control to mouse
       assign ps2c = selc ? 1'b0 : 1'bz;
       assign ps2d = seld ? psd : 1'bz;
       assign dummyc = ps2c;
       assign dummyd = ps2d;
       always @ (negedge ps2c)
       begin
              if(init_count == 46)
              begin
                      initialised = 1;
              end
              init_count = init_count + 1;
       if(initialised == 1'b1)
       begin
                             data_in[bcount] = ps2d;
                             bcount = bcount + 1;
                             if(bcount == 33)
```

begin

bcount =0;

 $x = data_in[4];$ 

 $y = data_in[5];$ 

end

end

end // end always

// end

endmodule

# 9. Synthesis Report

## 9.1 HDL Synthesis Report

**Macro Statistics** 

# ROMs : 1

4x1-bit ROM : 1

# Adders/Subtractors : 2

13-bit adder : 1

6-bit adder : 1

# Counters : 4

13-bit up counter : 1

4-bit up counter : 1

6-bit up counter : 2 : 42 # Registers : 42 1-bit register # Comparators : 2 4-bit comparator greatequal : 1 : 1 4-bit comparator less # Multiplexers : 2 1-bit 4-to-1 multiplexer : 2 # Tristates : 2

: 2

## 9.2 Advanced HDL Synthesis

**Macro Statistics** 

# ROMs

1-bit tristate buffer

: 1 4x1-bit ROM : 1 # Adders/Subtractors : 2 13-bit adder : 1 6-bit adder : 1 # Counters : 4 13-bit up counter : 1 4-bit up counter : 1 6-bit up counter : 2

# Registers : 11

Flip-Flops : 11

# Comparators : 2

4-bit comparator greatequal : 1

4-bit comparator less : 1

# Multiplexers : 2

1-bit 4-to-1 multiplexer : 2

## 9.3 Final Register Report

## **Macro Statistics**

# Registers : 40

Flip-Flops : 40

## 9.4 Final Results

## **Design Statistics**

# IOs : 8

## Cell Usage:

# BELS : 126

# GND : 1

# INV : 6

# LUT1 : 24

# LUT2 :8

# LUT3 : 10

LUT3\_D # : 1 # LUT4 : 22 LUT4\_D : 3 # LUT4\_L # : 1 MUXCY # : 24 : 1 MUXF5 # # VCC : 1 XORCY : 24 # FlipFlops/Latches : 40 # FD : 3 # FD\_1 : 6 **FDE** : 6 # : 4 # FDE\_1 # FDR : 13 FDR\_1 # : 1 FDRE\_1 : 6 # **FDSE** : 1 # # Clock Buffers : 1 BUFGP : 1 # IO Buffers : 7 # **IBUF** : 1

## 9.5 Device utilization summary:

: 2

: 4

Selected Device: 3s500efg320-5

#

**IOBUF** 

**OBUF** 

Number of Slices: 47 out of 4656 1%

Number of Slice Flip Flops: 40 out of 9312 0%

Number of 4 input LUTs: 75 out of 9312 0%

Number of IOs: 8

Number of bonded IOBs: 8 out of 232 3%

Number of GCLKs: 1 out of 24 4%

## 10. TIMING REPORT

NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.

FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT

GENERATED AFTER PLACE-and-ROUTE.

| Clock Information: |         |                        |
|--------------------|---------|------------------------|
|                    |         |                        |
|                    |         | +                      |
| Clock Signal       | Clock ł | ouffer(FF name)   Load |
|                    | +       | +                      |
| clk                | BUFGP   | 23                     |
| ps2c               | IBUF    | 17                     |
|                    | +       | +                      |

| Asynchronous Control Signals Information:                  |
|------------------------------------------------------------|
| No asynchronous control signals found in this design       |
| Timing Summary:                                            |
| Speed Grade: -5                                            |
| Minimum period: 9.804ns (Maximum Frequency: 101.995MHz)    |
| Minimum input arrival time before clock: 7.003ns           |
| Maximum output required time after clock: 5.882ns          |
| Maximum combinational path delay: 5.507ns                  |
| Timing Detail:                                             |
|                                                            |
| All values displayed in nanoseconds (ns)                   |
|                                                            |
| Timing constraint: Default period analysis for Clock 'clk' |
| Clock period: 9.804ns (frequency: 101.995MHz)              |
| Total number of paths / destination ports: 1157 / 28       |
| Delay: 9.804ns (Levels of Logic = 7)                       |
| Source: counter_1 (FF)                                     |
| Destination: seld (FF)                                     |
| Source Clock: clk rising                                   |

Destination Clock: clk rising

```
Data Path: counter_1 to seld
                Gate Net
 Cell:in->out
              fanout Delay Delay Logical Name (Net Name)
  FDR:C->Q
                  2 0.514 0.897 counter_1 (counter_1)
  LUT1:I0->O
                   1 0.612 0.000 counter_1_rt (counter_1_rt)
  MUXCY:S->O
                     1 0.404 0.000 Madd_old_counter_1_cy<1>
(Madd__old_counter_1_cy<1>)
  XORCY:CI->O
                     1 0.699 0.833 Madd_old_counter_1_xor<2> (_old_counter_1<2>)
  LUT2:I0->O
                   3 0.612 0.801 _cmp_eq000138 (_cmp_eq0001_map72)
  LUT4:I2->O
                   1 0.612 0.684 _and00001_SW1 (N106)
  LUT4:I3->O
                   2 0.612 0.748 _old_selc_21 (_old_selc_2)
                   1 0.612 0.681 _not00032 (_not0003)
  LUT4:I3->O
  FDE:CE
                    0.483
                              seld
 Total
                 9.804ns (5.160ns logic, 4.644ns route)
                    (52.6% logic, 47.4% route)
```

Timing constraint: Default period analysis for Clock 'ps2c'

Clock period: 7.203ns (frequency: 138.832MHz)

Total number of paths / destination ports: 335 / 31

\_\_\_\_\_\_

Delay: 7.203ns (Levels of Logic = 4)

Source: bcount\_1 (FF)

Destination: bcount\_0 (FF)

Source Clock: ps2c falling

Destination Clock: ps2c falling

Data Path: bcount\_1 to bcount\_0

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

-----

FDRE\_1:C->Q 7 0.514 0.936 bcount\_1 (bcount\_1)

LUT4\_D:I2->O 1 0.612 0.711 Madd\_\_add0000\_cy<3>1 (Madd\_\_add0000\_cy<3>)

LUT3:I2->O 2 0.612 0.775 Result<5>1 (Result<5>)

LUT4\_L:I2->LO 1 0.612 0.103 \_and0002\_SW0 (N31)

LUT4:I3->O 8 0.612 0.921 \_and0002 (\_and0002)

FDRE 1:R 0.795 bcount 0

\_\_\_\_\_

Total 7.203ns (3.757ns logic, 3.446ns route)

(52.2% logic, 47.8% route)

Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'

Total number of paths / destination ports: 26 / 24

\_\_\_\_\_

Offset: 7.003ns (Levels of Logic = 4)

Source: reset (PAD)

Destination: seld (FF)

Destination Clock: clk rising

Data Path: reset to seld

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

-----

IBUF:I->O 20 1.106 1.465 reset\_IBUF (reset\_IBUF)

LUT4:I0->O 1 0.612 0.684 \_and00001\_SW1 (N106)

LUT4:I3->O 2 0.612 0.748 \_old\_selc\_21 (\_old\_selc\_2)

LUT4:I3->O 1 0.612 0.681 \_not00032 (\_not0003)

FDE:CE 0.483 seld

-----

Total 7.003ns (3.425ns logic, 3.578ns route)

(48.9% logic, 51.1% route)

\_\_\_\_\_\_

Timing constraint: Default OFFSET IN BEFORE for Clock 'ps2c'

Total number of paths / destination ports: 2 / 2

\_\_\_\_\_

Offset: 2.145ns (Levels of Logic = 1)

Source: ps2d (PAD)

Destination: data\_in\_4 (FF)

Destination Clock: ps2c falling

Data Path: ps2d to data\_in\_4

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

-----

IOBUF:IO->O 3 1.106 0.771 ps2d\_IOBUF (dummyd\_OBUF)

FDE\_1:D 0.268 data\_in\_5

-----

Total 2.145ns (1.374ns logic, 0.771ns route)

(64.1% logic, 35.9% route)

\_\_\_\_\_

Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'

Total number of paths / destination ports: 3 / 2

-----

Offset: 5.882ns (Levels of Logic = 2)

Source: selc (FF)

Destination: ps2c (PAD)

Source Clock: clk rising

Data Path: selc to ps2c

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

-----

FD:C->Q 7 0.514 0.906 selc (selc)

INV:I->O 1 0.612 0.681 selc\_inv1\_INV\_0 (selc\_inv)

IOBUF:T->IO 3.169 ps2c\_IOBUF (ps2c)

-----

Total 5.882ns (4.295ns logic, 1.587ns route)

(73.0% logic, 27.0% route)

Timing constraint: Default OFFSET OUT AFTER for Clock 'ps2c'

Total number of paths / destination ports: 2 / 2

\_\_\_\_\_

Offset: 4.364ns (Levels of Logic = 1)

Source: x (FF)

Destination: x (PAD)

Source Clock: ps2c falling

Data Path: x to x

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

-----

FDE\_1:C->Q 1 0.514 0.681 x (x\_OBUF)

OBUF:I $\rightarrow$ O 3.169 x\_OBUF (x)

-----

Total 4.364ns (3.683ns logic, 0.681ns route)

(84.4% logic, 15.6% route)

\_\_\_\_\_\_

Timing constraint: Default path analysis

Total number of paths / destination ports: 2 / 2

\_\_\_\_\_

Delay: 5.507ns (Levels of Logic = 2)

Source: ps2c (PAD)

Destination: dummyc (PAD)

Data Path: ps2c to dummyc

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

IOBUF:IO->O 19 1.106 1.232 ps2c\_IOBUF (dummyc\_OBUF)

OBUF:I->O 3.169 dummyc\_OBUF (dummyc)

-----

Total 5.507ns (4.275ns logic, 1.232ns route)

(77.6% logic, 22.4% route)

\_\_\_\_\_

 $CPU: 20.90 / 21.32 \text{ s} \mid Elapsed: 21.00 / 21.00 \text{ s}$ 

-->

Total memory usage is 187220 kilobytes

Number of errors : 0 ( 0 filtered)

Number of warnings: 4 ( 0 filtered)

Number of infos : 2 ( 0 filtered)

## 11. Map Report

## 11.1 Design Information

C:/Xilinx/ps2mouse/ps2mouse.ise -intstyle ise -p xc3s500e-fg320-5 -cm area -pr b

-k 4 -c 100 -o ps2m\_map.ncd ps2m.ngd ps2m.pcf

Target Device: xc3s500e

Target Package: fg320

Target Speed : -5

Mapper Version: spartan3e -- \$Revision: 1.34.32.1 \$

Mapped Date : Sun Feb 20 20:43:54 2011

## 11.2 Design Summary

Number of errors: 0

Number of warnings: 0

Logic Utilization:

Number of Slice Flip Flops: 35 out of 9,312 1%

Number of 4 input LUTs: 47 out of 9,312 1%

Logic Distribution:

Number of occupied Slices: 44 out of 4,656 1%

Number of Slices containing only related logic: 44 out of 44 100%

Number of Slices containing unrelated logic: 0 out of 44 0%

\*See NOTES below for an explanation of the effects of unrelated logic

Total Number 4 input LUTs: 71 out of 9,312 1%

Number used as logic: 47

Number used as a route-thru: 24

Number of bonded IOBs: 8 out of 232 3%

IOB Flip Flops: 5

Number of GCLKs: 1 out of 24 4%

Total equivalent gate count for design: 758

Additional JTAG gate count for IOBs: 384

Peak Memory Usage: 197 MB

## 11.3 IOB Properties

| +                                 |       |         |                    |               |                    |   |
|-----------------------------------|-------|---------|--------------------|---------------|--------------------|---|
| +                                 |       |         |                    |               |                    |   |
| IOB Name<br>  Resistor   IBUF/IFD | IOB T | ype   D | irection   IO Star | ndard   Drive | e   Slew   Reg (s) |   |
| Resistor   IDOI/II D              |       |         |                    |               |                    |   |
| 1                                 |       |         | Strength   Rat     | re            | Delay              |   |
| +                                 |       |         |                    |               |                    |   |
| +                                 |       |         |                    |               |                    |   |
| clk<br>  0                        | IBUF  | INPUT   | LVCMOS25           | 1 1           | 1 1                | 0 |
| dummyc<br>                        | IOB   | OUT     | PUT  LVCMC         | OS25   12     | SLOW               |   |
| dummyd<br>                        | IOB   | OUT     | PUT  LVCMC         | OS25   12     | SLOW               |   |
| ps2c<br>  0 / 2                   | IOB   | BIDIR   | LVCMOS25           | 12   SI       | LOW   IFF1         |   |

| ps2d<br>     | IOB  | BIDIR  | LVCMOS25 | 12 | SLOW   IFF1 ( | OFF1 |
|--------------|------|--------|----------|----|---------------|------|
| reset<br>  0 | IBUF | INPUT  | LVCMOS25 |    |               | 0    |
| x<br>        | IOB  | OUTPUT | LVCMOS25 | 12 | SLOW   OFF1   |      |
| y<br>        | IOB  | OUTPUT | LVCMOS25 | 12 | SLOW   OFF1   |      |

# 12. Results of the Working Code



Initial Transmission to reset the mouse



Signal generated on moving the mouse towards +ve X direction and +ve Y direction



Signal generated on moving the mouse towards -ve X direction and +ve Y direction



Signal generated on moving the mouse towards -ve X direction and -ve Y direction



Signal generated on moving the mouse towards +ve X direction and -ve Y direction